## **Data Converters**

- •The Real World is Analog
- ADC are necessary to convert the real world signals (analog) into the digital form for easy processing



Analog and Mixed Signal Center, TAMU

### Basic Concepts

- The goal of an ADC is to determine the output digital word corresponding to an analog input signal.
- The basic internal structures of ADC rely heavily on DACs structures.
- ADCs can be seen as low speed (serial type), medium speed, high-speed and highperformance.



### Fundamentals

 Traditional Data Converters at Nyquist Rate (fs>2fm)

– A/D Converter Details:



Analog and Mixed Signal Center, TAMU

### Fundamentals

- Traditional Data converters at Nyquist Rate (fs>2fm)
  - D/A Converter:



- Droop correction means inverse Sinc
- The S/H is a "deglitching" circuit and could be eliminated for small glitches

Analog and Mixed Signal Center, TAMU

### Fundamentals

• A/D: Sampled Signal Spectrum:



- K: # Quantizer levels
- n: Equivalent # Bits

Analog and Mixed Signal Center, TAMU

# Sampling

- The process of converting to digital can not be instantaneous
- The input has to be stabilized while a conversion is performed.



Analog and Mixed Signal Center, TAMU

#### **REAL SAMPLING**



Analog and Mixed Signal Center, TAMU



Since real Data Converters have a number of non-idealities we need to use a Performance Metrics to evaluate and compare them. In what follows we will attempt to define it.

The number of bits of the digital code is finite: for n-bit we have 2<sup>n</sup> codes and each code represents a given *quantization level*. The error due to the quantization is called quantization error and ranges between plus or minus half quantization level (LSB). This error is a consequence ( and a measure) of the finite A/D converter resolution. Furthermore, the quantization error can be considered as a noise if all quantization levels are exercised with equal probability, the quantization steps are uniform; a large number of quantization levels are used, and thev quantization error is not correlated with the input signal

## Definitions

- Differential Nonlinearity: Deviation in the width of a certain code from the value of 1LSB.
- Integral Non-Linearity: Deviation in the midpoint of the code from the best straight line in LSBs.



Analog and Mixed-Signal Center (ESS)

Elements of Transfer Diagram for an Ideal Linear ADC

### I deal Transfer Characteristic



### I deal Transfer Characteristic



### I deal Transfer Characteristic



### Unipolar Quantization Error



### **Bipolar Quantization Error**

**Output Code** 



### Unipolar vs. Bipolar

• Quantization Noise Power:

 $LSB^{2}/3$ 

• RMS Value of Quantization Noise Power:

LSB/1.73



• More Than Half an LSB error.

### Unipolar vs. Bipolar

- Quantization Noise Power: LSB<sup>2</sup>/12
- RMS Value of Quantization Noise Power: LSB/3.46
- Approximately One Third of an LSB.



Reference: Spectra of Quantized Signals, W.R.Bennett, BSTJ, July 1948.



Analog and Mixed-Signal Center, TAMU (ESS)

Error at the jth step:

$$\mathbf{E}_{j} = \left(\mathbf{V}_{j} - \mathbf{V}_{1}\right)$$

The mean square error over the step is:

$$\overline{E}_{j}^{2} = \frac{1}{q_{1}} \int_{-q/2}^{+q/2} E_{j}^{2} dE = \frac{q^{2}}{12}$$

Assuming equal steps, the total error is:

 $\overline{N}^2 = q^2/12$ 

(Mean square quantization noise)

#### QUANTIZATION EFFECTS

Considering a sine wave input F(t) of amplitude A so that  $F(t) = A \sin \omega t$ 

which has a mean square value of F<sup>2</sup>(t), where 
$$F^2(t) = \frac{1}{2\pi} \int_{0}^{2\pi} A^2 \sin^2(\omega t) dt$$

which is the signal power. Therefore the signal to noise ratio SNR is given by

SNR(dB) = 10Log 
$$\left[ \left( \frac{A^2}{2} \right) / \left( \frac{q^2}{12} \right) \right]$$
 but  $q = 1 \text{ LSB} = \frac{2A}{2^n} = \frac{A}{2^{n-1}}$ 

Substituting for q gives

SNR(dB) = 10 Log 
$$\left[ \left( \frac{A^2}{2} \right) / \left( \frac{A^2}{3 * 2^{2n}} \right) \right] = 10 Log \left( \frac{3 * 2^{2n}}{2} \right)$$
  

$$\Rightarrow \underline{6.02n + 1.76dB}$$

This gives the ideal value for an n bit converter and shows that each extra 1 bit of resolution provide approximately 6 dB improvement in the SNR.

In practice, integral and differential non-linearity (discussed later in this presentation) introduce errors that lead to a reduction of this value. The limit of a 1/2 LSB differential linearity error is a missing code condition which is equivalent to a reduction of 1 bit of resolution and hence a reduction of 6 dB in the SNR. This then gives a worst case value of SNR for an n-bit converter with 1/2 LSB linearity error

SNR (worst case) = 6.02n + 1.76 - 6 = 6.02n - 4.24dB

Thus, we can established the boundary conditions for the choice of the resolution of the converter based upon a desired level of SNR.

Analog and Mixed-Signal Center (ESS)

# Signal to Noise Ratio (SNR)

- $V_{in} = A Sin(\omega T)$ ;  $A = V_{FSR} / 2$
- Signal Power:  $V_S^2 = (V_{FSR} / 2.8)^2 = V_{FSR}^2 / 8$
- Noise Power:  $V_N^2 = LSB^2/12$
- SNR =  $(1.5)2^{2N}$ 1.8 + 6.02 N [dB]
- Example: SNR(10bit) = 62dB

### **APERTURE ERROR**





The aperture error comes from the fact that there is a delay between the clock signal and the effective holding time.





$$\frac{dV}{dt} = 2\pi f V_0 \cos 2\pi f t \qquad \frac{dV}{dt} \bigg|_{max} = 2\pi f V_0$$
$$E_A = T_A \frac{dV}{dt} = 1/2 \text{ LSB} = \frac{2V_0}{2^{n+1}}$$
$$\frac{2V_0}{2^{n+1}} = 2\pi f V_0 T_A \Rightarrow$$



# Nyquist Rate

- According to signal processing theory, the sampling process generates images of the input signal around the sampling frequency
- It can be seen that if the input frequency is higher than half the sampling frequency, there will be corruption of the information by the image.



# Oversampling

- As we have seen earlier, the SNR of a typical ADC is: 6.02n + 1.76dB
- If the sampling rate is increased, we get the following SNR:

6.02n+1.76dB+10log(OSR)

where OSR stands for "oversampling ratio".



### Signal to Noise + Distortion Ratio (SNDR)



Analog and Mixed Signal Center, TAMU

### Signal to Noise + Distortion Ratio (SNDR)



Analog and Mixed Signal Center, TAMU

# Performance Evaluation of ADCs

Analog and Mixed Signal Center, TAMU

### Offset Errors



VLSI Analog Microelectronics (ESS)



#### (a) ADC

(b) DAC

VLSI Analog Microelectronics (ESS)

### Absolute Accuracy (Total) Error



The absolute accuracy or total error of an ADC as shown in Figure is the maximum value of the difference between an analog value and the ideal midstep value. It includes offset, gain, and integral linearity errors and also the quantization error in the case of an ADC.

Analog and Mixed Signal Center, TAMU (ESS)

### Integral Nonlinearity (INL) Error

The integral non-linearity depicts a possible distortion of the input-output transfer characteristic and leads to harmonic distortion.



End-Point Linearity Error of a Linear 3-bit Natural Binary-Coded ADC or DAC (Offset Error and Gain Error are Adjusted to the Value Zero)

Analog and Mixed-Signal Center (ESS)

### Differential Nonlinearity (DNL)



Differential Linearity Error of a Linear ADC or DAC

VLSI Analog Microelectronics (ESS)

#### Numerical Examples [1]

A 100-mV<sub>pp</sub> sinusoidal signal is applied to an ideal 12-bit A/D converter for which  $V_{ref} = 5 \text{ V}$ . Find the SNR of the digitized output signal.

Example 1.

$$SNR = 20 \log \left( \frac{V_{in} (rms)}{V_Q (rms)} \right) = 20 \log \left( \frac{V_{ref} / (2\sqrt{2})}{V_{LSB} / \sqrt{12}} \right) = 20 \log \left( \sqrt{\frac{3}{2}} 2^N \right)^{\pm}$$
First, we use to find the maximum SNR if a full scale sinusoidal wave form of -2.5 V

First, we use to find the maximum SNR if a full-scale sinusoidal wave-form of 2.5 V were applied to the input.



Idealized SNR versus sinusoidal input signal amplitude for a 10-bit A/D converter. The 0-dB input signal amplitude corresponds to a peak-to-peak voltage equaling  $V_{ref}$ .

 $SNR_{max} = 6.02N + 1.76 dB = 6.02 \times 12 + 1.76 = 74 dB$ However, since the input is only a  $\pm 100$ -mV sinusoidal waveform that is 28 dB below full scale, the SNR of the digitized output is

 $SNR = 74 - 28 = 46 \, dB$ 

Example 2. 
$$V_{LSB} = \frac{V_{ref}}{2^N}$$
,  $1 LSB = \frac{1}{2^N}$ 

Consider a 3-bit D/A converter in which  $V_{ref} = 4$  V, with the following measured voltage values:

{ 0.011 : 0.507 : 1.002 : 1.501 : 1.996 : 2.495 : 2.996 : 3.491 }

- 1. Find the offset and gain errors in units of LSBs.
- 2. Find the INL (endpoint) and DNL errors (in units of LSBs).
- 3. Find the effective number of bits of absolute accuracy.
- 4. Find the effective number of bits of relative accuracy.

#### Solution

We first note that 1 LSB corresponds to  $V_{ref}/2^3 = 0.5$  V.

1. Since that offset voltage is 11 mV, and since 0.5 V corresponds to 1 LSB, we see that the offset error is given by

$$E_{\text{off (D/A)}} = \frac{V_{\text{out}}}{V_{\text{LSB}}} \bigg|_{0...0} = \frac{0.011}{0.5} = 0.022 \text{ LSB}$$

For the gain error, from (11.25) we have

$$E_{gain (D/A)} = \left(\frac{V_{out}}{V_{LSB}}\Big|_{1...1} - \frac{V_{out}}{V_{LSB}}\Big|_{0...0}\right) - (2^{N} - 1) = \left(\frac{3.491 - 0.011}{0.5}\right) - (2^{3} - 1) = -0.04 \text{ LSB}$$

2. For INL and DNL errors, we first need to remove both offset and gain errors in the measured D/A values. The offset error is removed by subtracting 0.022 LSB off each value, whereas the gain error is eliminated by subtracting off scaled values of the gain error. For example, the new value for 1.002 (scaled to 1 LSB) is given by

$$\frac{1.002}{0.5} - 0.022 + \left(\frac{2}{7}\right)(0.04) = 1.993$$

Thus, the offset-free, gain-free, scaled values are given by

{ 0.0 : 0.998 : 1.993 : 2.997 : 3.993 : 4.997 : 6.004 : 7.0 }

Since these results are in units of LSBs, we calculate the INL errors as the difference between these values and the ideal values, giving us **INL errors :** {0: -0.002: -0.007: -0.003: -0.007: -0.003: 0.004: 0}

For DNL errors, we find the difference between adjacent offset-free, gain-free, scaled values to give **DNL errors:** { -0.002 : -0.005 : 0.004 : -0.004 : 0.007 : -0.004 }

3. For absolute accuracy, we find the largest deviation between the measured values and the ideal values, which, in this case, occurs at 0 V and is 11 mV. To relate this 11-mV value to effective bits, 11 mV should correspond to 1 LSB when  $V_{ref} = 4$  V. In other words, we have the relationship 4V

$$\frac{4V}{2^{N_{eff}}} = 11mV$$

which results in an absolute accuracy of  $N_{abs} = 8.5$  bits.

4. For relative accuracy, we use the INL errors found in part 2, whose maximum magnitude is 0.007 LSB, or equivalently, 3.5 mV. We relate this 3.5-mV value to effective bits in the same manner as in part 3, resulting in a relative accuracy of  $N_{rel} = 10.2$  nits.



Example 3 [Johns & Martin]

A full-scale sinusoidal waveform is applied to a 12-bit A/D converter, and the output is digitally analyzed. If the fundamental has a normalized power of 1 W while the remaining power is  $0.5 \mu$ W, what is the effective number of bits for the converter?

#### Solution

Using the expression for the SNR, we have

 $SNR = 6.02 N_{eff} + 1.76$ 

In this case, the signal-to-noise ration is found to be

$$\mathrm{SNR} = 10\log\left(\frac{\mathrm{P_{fund.}}}{\mathrm{P_{rema}}}\right) = 10\log\left(\frac{1}{0.5 \times 10^{-6}}\right) = 63 \,\mathrm{dB}$$

Substituting this SNR value into the SNR expression yields

$$N_{eff} = \frac{63 - 1.76}{6.02} = 10.2$$
 effective bits

### Measure Static Performance

The first step is to find each transition point;

- The real transition is not instantaneous. The transition point is half way between 2 consecutive codes
- Once all the transition points are recorded, the static parameters can be computed by a set of equations
- three different static performance measurement methods are described

### Method 1:manual measurement

- Increase the analog input to the ADC slowly until we can make the digital output 1 LSB more, from 11010 to 11011
- write down the correspond analog input value V1
- decrease the analog input to the ADC slowly until we can make the digital output return to the 11010
- write down the correspond analog input value V2
- The transition point between 11010 and 11011 is 0.5(V1+V2)



### Method 2: The Servo Method

- The Servo method is an automated technique to easily find the transition points
- for example, we need the transition point between 11010 and 11011. We should set search value register as 11010
- close the loop; when the circuit is stable, use a DC voltmeter to measure the analog value at the output of the integrator. It is the transition point between 11010 and 11011



### Method 3: The Linear Ramp Histogram

- The histogram is best suited for automated testing of ADCs in the industry
- A linear ramp is sent to the ADC under test and the output codes are sampled and recorded
- The input ramp must be very slow, such that we get at least 16 samples per output code
- This allows a precise evaluation of the static performances.

# Method 3:The linear Ramp Histogram (continued)

digital output code



- Record the samples per digital code
- use the recorded values to compute the transition point one by one

input analog voltage

# Calculate static parameters from transition points

- Use TP as the symbol of the transition point, and assume TP[i] is the transition point between code i-1 and code I
- Offset = TP[1]-0.5  $\left(\frac{FSR}{2^N}\right)$  FSR is the full scale input range; N is ADC resolution

• Gain Error= 
$$\left[ \left( \frac{TP[2^{\wedge}N-1] - TP[1]}{FSR \times \left[ \frac{2^{\wedge}N-2}{2^{\wedge}N} \right]} \right]^{-1} \right] \times 100$$

- Differential Non-linearity
- •

$$DNL[i] = \frac{TP[i+1] - TP[i]}{LSB} - 1$$

• Integral Non-linearity

$$INL[i] = \frac{TP[i] - (LSB \times (i-1) + TP[1])}{LSB}$$

### **Dynamic Performance Measurement**

- The most typical dynamic performance measurement consists of looking for distortion in the frequency domain
- This is done by sending a pure sinusoidal input and looking at the output



### Real Measurement of Dynamic Performance

- There is no such thing as a perfect DAC...
- To improve the precision and simplify the post-processing, all the spectrum analysis is done in digital form and in software.



### Other Dynamic Measurements

- All the timing and control signals (i.e. Convert, Data\_Ready, Read, Data, ...) must be tested at full speed to ensure their functionality,
- The output from a sinewave input can also be observed in time-domain to make sure there is no sparkling (sudden out-of-range samples).



An illustrative example/comparison:

A/D Conversion : Practical Techniques

- Serial Conversion: Dual Slope
- Successive Approximation

- Parallel Conversion: Flash
- Quantized Feedforward: Pipelined
- Quantized Feedback: Delta-Sigma

### Speed vs. Resolution



### Throughput Rate Comparison of ADCs



### An A/D Conversion Classification

| Multiplexing                                                      | Parallel                                                                           | Series-<br>Parallel                                            | Serial                                                                                                       | Coarse-<br>Fine                                     | Counting                                                              |
|-------------------------------------------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------|
| <u>Time Interweave</u><br><u>Pipeline</u>                         | <u>Flash</u><br><u>Stacking</u><br><u>Flash</u><br><u>Neural</u><br><u>Network</u> | <u>Subranging</u><br>Subranging with<br>Folding Amps<br>Ripple | Non-Algorithmic<br>Successive<br>Approximation<br>Charge<br>Redistribution<br>Variable Ref.<br>Serial Ripple | <u>Coarse-Fine</u>                                  | Pulse Width<br>Ramp<br>Comparison<br>Dual Slopes<br>Constant<br>Slope |
| Note: The procedure and architecture<br>are shown as<br>Procedure |                                                                                    | Algorithmic Iterative<br>Cyclic<br>Sample/Hold                 | ]                                                                                                            | Pulse Rate<br>Ramp Comparison<br>Quantized Feedback |                                                                       |
| Architecture                                                      |                                                                                    |                                                                | Algorithmic Replication<br>Straight Binary<br>Gray                                                           | <u>ve</u> <u>'</u>                                  | Fracking Feedback<br>Servo<br>Delta Modulation                        |

Analog and mixed Signal Center, TAMU (ESS)

### Coarse List of A/D Converter Architectures

| Low-to-Medium Speed<br>High-Accuracy | Medium Speed<br>Medium Accuracy | High-Speed<br>Low-to-Medium Accuracy |
|--------------------------------------|---------------------------------|--------------------------------------|
| Integrating                          | Successive Approximation        | Flash                                |
| Oversampling                         | Algorithmic                     | Two-Step<br>Interpolating            |
|                                      |                                 | Folding                              |
|                                      |                                 | Pipelined                            |
|                                      |                                 | Time-Interleaved                     |

### References

- [1] D.A. Johns and K. Martin, *Analog Integrated Circuit Design*, Chapters 11 and 12, John Wiley & Sons, Inc., New York 1997,.
- [2] A.B. Grebene. *Bipolar and MOS Analog Integrated Circuit Design*, John Wiley & Sons, Inc., New York 1984.
- [3] B. Razavi, *Principles of Data Conversion System Design*, The IEEE Press, New York 1995.
- [4] A.M.J. Daanen, Classification of DA and AD Conversion Techniques, *Report of the Graduation Work*, Technical University, Eindhoven, Dec. 1986.
- [5] P.E. Allen and E. Sánchez-Sinencio, Switched Capacitor Circuits, Van Nostrand Reinhold, New York 1984.
- [6] J.A.Shoeff, "An Inherently Monotonic 12 Bit DAC," *IEEE J. Solid-State Circuits*, vol. SC-14, pp 904-911, Dec. 1979.
- [7] R.H. Charles and D.A. Hodges, "Charge Circuits for Analog Circuits for Analog LSI," *IEEE Trans. Circuit and Systems*, vol. CAS-25, No. 7, pp 490-497, July 1978.
- [8] J. Doernberg, H.S. Lee and D. Hodges, "Full Speed Testing of A/D Converters," *IEEE J. Solid-State Circuits*, vol. SC-19, No. 6, pp 820-827, Dec. 1984.

- [8] Texas Instruments Application Report," Understanding Data Converters", SLAA013, July 1995.
- [9] J.C. Candy, and G. C. Temes, Editors. "Oversampling Delta-Sigma Data Converters: Theory, Design and Simulation" IEEE Press, New York 1992.
- [10] J. E. Franca and Y. Tsividis, Editors, Design of Analog-Digital VLSI Circuits for Telecommunications and Signal Processing", Chapters 9 and 10, Prentice Hall, Englewood Cliffs, 1994
- [11] S. Franco, "Design with Operational Amplifiers and Analog Integrated Circuits", McGraw-Hill, Boston, 1998.
- [12] M. Burns and G. Roberts, "Introduction to Mixed-Signal Test and Measurement", to be published.
- [13] G.J. Gomez, "Introduction to the Design of Sigma-Delta Modulators", Seminar document.