# DC Noise Immunity of CMOS Logic Gates

Fairchild Semiconductor Application Note 377 July 1984



### Introduction

The immunity of a CMOS logic gate to noise signals is a function of many variables, such as individual chip differences, fan-in and fan-out, stray inductance and capacitance, supply voltage, location of the noise, shape of the noise signal, and temperature. Moreover, the immunity of a system of gates usually differs from that of any individual gate; thus a generalized analysis of the noise immunity of a logic circuit becomes a very complex process when one takes all the above parameters into consideration.

The complementary structure of the inverter results in a near-ideal input-output characteristic with switching point midway (45%–55%) between the "0" and "1" output logic levels. The result is a high noise immunity (defined as the maximum noise voltage which can appear on the input without switching an inverter from one state to another). Fairchild's CMOS circuits have a typical noise immunity of 0.45  $\rm V_{CC}$ . This means that a spurious input which is 45% of the power supply voltage typically will not propagate through the circuit. However, the standard guaranteed value through the industry is 30%.

This note describes the variation of the transfer region (or DC noise immunity) of a multiple-input gate in conjunction with the gate configuration—a consideration important in the system design.





FIGURE 1. Minimum and Maximum Transfer Characteristics for (a) Inverting Logic Function and (b) Noninverting Logic Function

# **Transfer Characteristics**

Figure 1 illustrates minimum and maximum transfer characteristics useful for defining noise immunity for an inverter and a non-inverter. Some definitions are as follows:

 $\rm V_{IH\ min} = the\ minimum\ input\ voltage\ high-level\ input\ for\ which the output logic level does not change state.$ 

#### Then:

V<sub>NL</sub>=V<sub>ILmax</sub>="low level" noise immunity

V<sub>NH</sub>=V<sub>DD</sub>-V<sub>IH</sub>="high level" noise immunity

 $V_{OHmin}$ =minimum high level output voltage for rated  $V_{NL}$ [for inverting function as in *Figure 1 (a)*]

Table 1 shows the UB and B series noise immunity and noise margin ratings determined by the Joint Electron Devices Engineering Council (JEDEC). B series ratings are slightly higher than the UB series because of the buffered nature of these gates.

TABLE 1. UB and B Series DC Noise Immunity and Noise Margin (T<sub>A</sub>=25°C)

| Characteristics     |          | Test<br>Conditions |     | Input<br>Voltage |
|---------------------|----------|--------------------|-----|------------------|
|                     |          |                    |     |                  |
|                     |          | (V)                | (V) |                  |
| Input Low Voltage   |          |                    |     |                  |
| V <sub>IL</sub> max |          |                    |     |                  |
|                     | B types  | 0.5/4.5            | 5   | 1.5              |
|                     |          | 1/9                | 10  | 3                |
|                     |          | 1.5/13.5           | 15  | 4                |
|                     | UB types | 0.5/4.5            | 5   | 1                |
|                     |          | 1/9                | 10  | 2                |
|                     |          | 1.5/13.5           | 15  | 2.5              |
| Input High Voltage  |          |                    |     |                  |
| V <sub>IH</sub> min |          |                    |     |                  |
|                     | B types  | 0.5/4.5            | 5   | 3.5              |
|                     |          | 1/9                | 10  | 7                |
|                     |          | 1.5/13.5           | 15  | 11               |
|                     | UB types | 0.5/4.5            | 5   | 4                |
|                     |          | 1/9                | 10  | 8                |
|                     |          | 1.5/13.5           | 15  | 12.5             |

Since the MOS transistors are voltage-controlled resistors, the transfer characteristics and consequently the DC noise immunity are determined by the parallel series combination of the transistor impedances in conjunction with the input voltages, the number of inputs, and the gate circuit configuration. This consideration becomes more important for a system designer who has harsh-noise-prone applications.

The value of the standard transistor ON resistance may vary from 10  $M\Omega$  down to almost  $30\Omega$  (depending on the dimensions of the MOS-FET and applied voltages). For different input conditions, different combinations of the impedances of the N-channel transistors connected in parallel and the P-channel transistors connected in series will come into play

for a NOR gate. This is illustrated in *Figure 2*. For a NAND gate, similar considerations hold good and give rise to varying transfer characteristics as shown in *Figure 3*.

## Example of CD4001



A=B=0



A=1, B=0



A=0, B=1



A=B=1

FIGURE 2. Typical Transfer ON/OFF Resistances for Various Input Combinations for CD4001

## **Analysis**

The DC transfer characteristics of the CMOS inverter can be calculated from the simplified DC current-voltage characteristics of the N- and P-channel MOS devices.

In the transfer region, where both transistors are in saturation, the following relationships can be used for an inverter.

N-channel drain current will be:

$$I_{dsn} = \frac{K_n}{2} (V_{IN} - V_{TN})^2$$
 (1)

P-channel drain current will be:

$$-I_{dsp} = \frac{K_p}{2} (V_{IN} - V_{DD} - V_{TP})^2$$
 (2)

where:

$$\mathsf{K}_n = \frac{\mu n \, \mathsf{C}_{ox} \, \mathsf{W}_n}{\mathsf{L}_n}, \, \mathsf{K}_p = \frac{\mu p \, \mathsf{C}_{ox} \, \mathsf{W}_p}{\mathsf{L}_p}$$

Taking the ratio of Equation (2) and Equation (1):

$$\frac{|I_{dsp}|}{I_{dsn}} = \frac{K_p}{K_n} \cdot \frac{(V_{IN} - V_{DD} - V_{TP})^2}{(V_{IN} - V_{TN})^2}$$

$$\frac{K_{p}}{K_{n}} = \frac{|Idsp|}{I_{dsn}} \cdot \frac{(V_{IN} - V_{TN})^{2}}{(V_{IN} - V_{DD} - V_{TP})^{2}} \tag{3}$$

Studies made at Fairchild show good correlations between the process monitor pattern and actual device on a wafer for drive currents. Thus the ratio  $K_p/K_n$  can be calculated for the actual device if one knows drive currents for the test pattern, widths of N- and P-channel devices and threshold voltages from a given process.

The transition voltage is calculated from basic current equations and from the fact that some current has to flow through P- and N-channel devices. Equating saturation currents and rearranging terms, one can obtain<sup>1</sup>:

Transition Voltage=V<sub>IN</sub>\*

$$= \frac{V_{TN} + \sqrt{\frac{K_p}{K_n}} (V_{DD} - |V_{TP}|)}{\sqrt{1 + K_p/K_n}}$$
 (4)



By selecting  $|V_{TP}|$ = $V_{TN}$  and  $K_p$ = $K_n$ , transition voltage can be designed to fall midway between 0V and  $V_{DD}$ —an ideal situation for obtaining excellent noise immunity. However, it is not always possible to obtain equal threshold voltages because of process variations. Also, W/L ratio for a P-channel device must be made 2 or 3 times larger than W/L ratio for an N-channel device to take into account mobility variations. The designer should consider these factors when designing for the best noise immunity characteristics.

In *Equation (4)*, the value of  $K_p/K_n$  substituted is obtained from *Equation (3)*. With different gate configurations, effective  $W_p$  and  $W_n$  values change; also,  $K_p/K_n$  ratio changes and a shift in transfer characteristics results.

For the 4-input NOR gate like CD4002, an empirical relation for the low noise margin  $V_{\rm NL}$  has been obtained, which is as follows:

$$V_{NL} \approx V_{DD} \left[ \frac{1}{1.5 + \frac{N_i}{N_m}} - 0.1 \right]$$
(5)

where:

N<sub>i</sub>=number of used inputs/gate

N<sub>m</sub>=total number of inputs/gate

The input voltage high noise margin  $\mathbf{V}_{\mathrm{NH}}$  can be calculated by:

$$V_{NH} \approx V_{DD} \left[ 0.9 - \frac{1}{1.5 + \frac{N_i}{N_m}} \right]$$
 (6)

Similar equations can be derived for a NAND gate.

From Equation (5) and Equation (6), one can see that the low noise margin  $V_{NL}$  will decrease as a function of the number of controlled inputs, while it will increase for a NAND gate. The input HIGH noise margin will increase as a function of the number of controlled inputs for the NOR gate; for the NAND gate it will decrease.

Figure 4 depicts  $V_{OUT}$ =f ( $V_{IN}$ ) for different configurations for NOR and NAND gates. The system designer can thus use these facts effectively in his design and obtain the best possible configuration for the desired noise immunity with Fairchild's logic family.





FIGURE 4. Example of Transfer Voltage Variation for NOR and NAND Gates for Various Input Combinations

1. Carr, W.N., and Mize, J.P., MOS/LSI Design and Application, Texas Instruments Electronic Series, 1972



## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DE-VICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMI-CONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

Fairchild Semiconductor Corporation Americas Customer Response Center

Tel: 1-888-522-5372

Fairchild Semiconductor Europe

Fax: +49 (0) 1 80-530 85 86 Email: europe.support@nsc.com
Deutsch Tel: +49 (0) 1 80-530 so so
Deutsch Tel: +49 (0) 8 141-35-0
English Tel: +44 (0) 1 793-85-68-56
Italy Tel: +39 (0) 2 57 5631

Fairchild Semiconductor Hong Kong Ltd. 13th Floor, Straight Block, Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon

Hong Kong Tel: +852 2737-7200 Fax: +852 2314-0061

National Semiconductor Japan Ltd. Tel: 81-3-5620-6175 Fax: 81-3-5620-6179

www.fairchildsemi.com

**AN-377**